# Discussion 3/29/19

- Physical memory has a limited size (i.e. my laptop has 16GB of RAM)
- We want to simulate an infinite amount of physical memory.
- Virtual memory attempts to simulate more memory than exists on the system through automatic "overlays".
- We do this by offering a "virtual address space" that allows the user to access any address within the system (i.e. 32 bit or 64 bit).
- The virtual address space of a 32 bit system can hold a maximum of 4GB of data.



- The virtual memory address space is managed by a Page Table.
- A page table entry contains:
  - If page is valid (used for detecting bad memory access)
  - If frame is clean or dirty
  - Corresponding frame #
  - More!
- Virtual Addresses have this format: Virtual Address:



| i ilysical allu |                   |  |  |              |   |  |
|-----------------|-------------------|--|--|--------------|---|--|
|                 | ersiste<br>Storag |  |  | ge Ta<br>D/C |   |  |
|                 | 0                 |  |  | С            | F |  |
|                 | 1                 |  |  | С            | F |  |
|                 | 2                 |  |  | С            | F |  |
|                 | 3                 |  |  | С            | F |  |
|                 | 4                 |  |  | С            | F |  |
|                 | 5                 |  |  | С            | F |  |
|                 | 6                 |  |  | С            | F |  |
|                 | 7                 |  |  |              | Е |  |

Physical Memory (RAM)



- Note: For this example, valid goes against the previous definition. For our purposes, it is purely telling if us the cache is valid.
- Virtual Address format: first 4 bits = physical address, last 3 = page number.
- Consider the following instructions:

R 0100101

| i ilysical allu |                   |  |   |              |   |  |
|-----------------|-------------------|--|---|--------------|---|--|
|                 | ersiste<br>Storag |  |   | ge Ta<br>D/C |   |  |
|                 | 0                 |  |   | С            | F |  |
|                 | 1                 |  |   | С            | F |  |
|                 | 2                 |  | 0 | С            | Т |  |
|                 | 3                 |  |   | С            | F |  |
|                 | 4                 |  |   | С            | F |  |
|                 | 5                 |  |   | С            | F |  |
|                 | 6                 |  |   | С            | F |  |
|                 | 7                 |  |   |              | _ |  |

Physical Memory (RAM)



- Virtual Address format: first 4 bits = physical address, last 3 = page number.
- Consider the following instructions:

R 0100101 W 0001111

| Persistent |
|------------|
| Storage    |

| t | Pa | ge Ta | ble |
|---|----|-------|-----|
|   | F# | D/C   | Va  |
|   | 1  | D     | Т   |

| otorag | е | F# | D/C | vai |
|--------|---|----|-----|-----|
| 0      |   | 1  | D   | Т   |
| 1      |   |    | С   | F   |
| 2      |   | 0  | С   | Т   |
| 3      |   |    | С   | F   |
| 4      |   |    | С   | F   |
| 5      |   |    | С   | F   |
| 6      |   |    | С   | F   |
| 7      |   |    | _   |     |

Physical Memory (RAM)



- Virtual Address format: first 4 bits = physical address, last 3 = page number.
- Consider the following instructions:

R 0100101 W 0001111 W 1101010

|                   | уS |    |
|-------------------|----|----|
| ersiste<br>Storag |    | F# |
| 0                 |    | 1  |
| 1                 |    |    |
| 2                 |    | 0  |
| 3                 |    |    |
| 4                 |    |    |
| 5                 |    |    |
| 6                 |    | 2  |
|                   |    |    |

| Pa<br>F# | ge Ta<br>D/C |   |
|----------|--------------|---|
| 1        | D            | Т |
|          | С            | F |
| 0        | С            | Т |
|          | С            | F |
|          | С            | F |
|          | С            | F |
| 2        | D            | Т |
|          | С            | F |

Physical Memory (RAM)



- Virtual Address format: first 4 bits = physical address, last 3 = page number.
- Consider the following instructions:

R 0100101 W 0001111 W 1101010 R 0001111

| 1 11              | y J |          | ii a          | HU |
|-------------------|-----|----------|---------------|----|
| ersiste<br>Storag |     | Pa<br>F# | ige Ta<br>D/C |    |
| 0                 |     | 1        | D             | Т  |
| 1                 |     |          | С             | F  |
| 2                 |     | 0        | С             | Т  |
| 3                 |     |          | С             | F  |
| 4                 |     |          | С             | F  |
| 5                 |     |          | С             | F  |
| 6                 |     | 2        | D             | Т  |
| 7                 |     |          | _             | _  |

 $\mathbf{C}$ 

Physical Memory (RAM)



- Virtual Address format: first 4 bits = physical address, last 3 = page number.
- Consider the following instructions:

```
R 0100101
```

W 0001111

W 1101010

R 0001111 // **Nothing!** 

R 1000000

| r nysicai anu      |  |   |               |   |  |  |
|--------------------|--|---|---------------|---|--|--|
| Persiste<br>Storag |  |   | ige Ta<br>D/C |   |  |  |
| 0                  |  | 1 | D             | Т |  |  |
| 1                  |  |   | С             | F |  |  |
| 2                  |  | 0 | С             | Т |  |  |
| 3                  |  |   | С             | F |  |  |
| 4                  |  | 3 | С             | Т |  |  |
| 5                  |  |   | С             | F |  |  |
| 6                  |  | 2 | D             | Т |  |  |
| 7                  |  |   |               | F |  |  |

Physical Memory (RAM)

- Virtual Address format: first 4 bits = physical address, last 3 = page number.
- Consider the following instructions:

```
R 0100101
```

W 0001111

W 1101010

R 0001111 // **Nothing!** 

R 1000000

W 10010101

| r Hysicai and |                   |  |   |               |   |  |
|---------------|-------------------|--|---|---------------|---|--|
|               | ersiste<br>Storag |  |   | ige Ta<br>D/C |   |  |
|               | 0                 |  | 1 | D             | Т |  |
|               | 1                 |  |   | С             | F |  |
|               | 2                 |  | 0 | С             | Т |  |
|               | 3                 |  |   | С             | F |  |
|               | 4                 |  | 3 | D             | Т |  |
|               | 5                 |  |   | С             | F |  |
|               | 6                 |  | 2 | D             | Т |  |
|               | 7                 |  |   | С             | F |  |

Physical Memory (RAM)



- Virtual Address format: first 4 bits = physical address, last 3 = page number.
- Consider the following instructions:

```
R 0100101
W 0001111
W 1101010
R 0001111 // Nothing!
R 1000000
```

W 10010101

#### Page Replacement Algorithms

- When our physical memory is full, we must eject a page from a frame in order to create space to load.
- The method in which we choose what page to eject is a Page Replacement Algorithm.
- Consider FIFO
  - 1. Create a queue
  - 2. When loading a page into a frame, add it into the queue
  - 3. When ejecting a page from a frame, choose the head of the queue

| riiysicai anu |                   |  |          |              |   |
|---------------|-------------------|--|----------|--------------|---|
|               | ersiste<br>Storag |  | Pa<br>F# | ge Ta<br>D/C |   |
|               | 0                 |  | 1        | D            | Т |
|               | 1                 |  |          | С            | F |
|               | 2                 |  | 0        | С            | Т |
|               | 3                 |  |          | С            | F |
|               | 4                 |  | 3        | D            | Т |
|               | 5                 |  |          | С            | F |
|               | 6                 |  | 2        | D            | Т |
|               | 7                 |  |          | С            | F |

Physical Memory (RAM)

2
0
6
4

Instructions:R 0100101W 0001111

W 1101010

R 0001111 // **Nothing!** 

R 1000000

W 10010101

- Our queue is: 2 -> 0 -> 6 -> 4
- Now consider:

R 1110000

| $\mathbf{P}$      | yS |          | ग्रा व        | HU |
|-------------------|----|----------|---------------|----|
| ersiste<br>Storag |    | Pa<br>F# | ige Ta<br>D/C |    |
| 0                 |    | 1        | D             | Т  |
| 1                 |    |          | С             | F  |
| 2                 |    |          | С             | F  |
| 3                 |    |          | С             | F  |
| 4                 |    | 3        | D             | Т  |
| 5                 |    |          | С             | F  |
| 6                 |    | 2        | D             | Т  |
| 7                 |    | 0        | С             | т  |

Physical Memory (RAM)

7
0
6

Instructions:
 R 0100101
 W 0001111

W 1101010

R 0001111 // Nothing!

R 1000000

W 10010101

- Our queue is: 2 -> 0 -> 6 -> 4
- Now consider:

R 1110000 // 0 -> 6 -> 4 -> 7

R 0100101

Persistent Storage Page Table F# D/C Val

F

| 0 |
|---|
| 1 |
| 2 |

6

1 C T
3 C F
4 3 D T
5 C F

D

C

0

Physical Memory (RAM)



Instructions:

R 0100101 W 0001111 W 1101010 R 0001111 // **Nothing!** R 1000000 W 10010101

- Our queue is: 2 -> 0 -> 6 -> 4
- Now consider:

R 1110000 // 0 -> 6 -> 4 -> 7 R 0100101 // 6 -> 4 -> 7 -> 2

#### Project 4

- You will:
  - Implement a page table and page replacement algorithms.
  - Simulate memory access' based on execution traces.
  - Collect statistics about each algorithms performance.
  - Visualize and report your findings.
- You will be making a single-level page table for a 32-bit address space.
- Each page will be 2KB. The number of frames will be passed as a parameter.
- You may use any of C/C++, Java, or Python as long as it runs on lectura!
- Write a program that takes:

vmsim -n <numframes> -a <opt|clock|fifo|rand> <tracefile>

#### Page Replacement Algorithms

#### OPT

- What the optimal page replacement would choose if it had perfect knowledge (Which you do!)
- Swap out the page whose next use will occur farthest in the future.

#### Clock

Otherwise known as second chance (more details on next slide).

#### FIFO

Evict oldest page in memory

#### Random Eviction

Randomly select page to evict

**Note:** Implementing OPT in a naïve fashion will lead to unacceptable performance. It should not take more than 5 minutes to run your program.

### Page Replacement Algorithms - Clock

- First, we must add an additional entry to the page table,
   sec\_chance (called ref in slides)
- Every time a frame is accessed, set sec chance to true.
- Then do the following
  - Traverse your "ring" of frames
  - If the page doesnt exist, go to the starting frame to eject.
  - Walk the ring until you find sec\_chance == false, setting sec\_chance to false at each visit



#### How it works

- During execution, you will print out whats happening in the algorithm:
  - o Hit
  - Page fault no eviction
  - Page fault evict clean
  - Page fault evict dirty
- Print statistics:

```
Algorithm: %s

Number of frames: %d

Total memory accesses: %d

Total page faults: %d

Total writes to disk: %d

Total number of page table leaves: %d

Total size of page table: %d bytes
```

#### Traces

- You are given two example traces (found on lectura at ~jmisurda/original)
- They have the following format:

```
I 0023C790,2 # instruction read at 0x0023C790 of size 2
I 0023C792,5
S BE80199C,4 # data store at 0xBE80199C of size 4
I 0025242B,3
L BE801950,4 # data load at 0xBE801950 of size 4
I 0023D476,7
M 0025747C,1 # data modify at 0x0025747C of size 1
```

#### **Trace Instructions**

- Instruction formats:
  - Modify: M addr,size (This is both a load and a store)
  - Read: I addr,size
  - Store: S addr,size
  - **Load:** L addr,size
- Ignore lines that do not follow the above formats

#### Write up

- For each of the four algorithms, describe in a document the resulting page fault statistics for 8, 16, 32, and 64 frames. Plot the number of page faults versus the number of frames
- Use this information to determine which algorithm you think might be most appropriate for use in an actual operating system. (Make sure to give your reasoning)
- Use OPT as the baseline for your comparisons
- Additionally, include if you find any occurrences of Beladys anomaly for FIFO.
- You will turn in:
  - Source code
  - A .doc or .pdf of your report
  - DO NOT SUBMIT TRACES